## Homework 3

Please use the 180 nm process parameters shown at the end of homework for all the homework questions. For NMOS as  $R_n = 6.47 K\Omega$ , for PMOS as  $R_p = 29.6 K\Omega$ , and  $C_l = 0.89 f\,F)$ 

- 1. (10pt) Draw the transistor-level schematics for domino gates that implement these functions:
  - (a) a+b+c
  - (b) (abc)'
  - (c) ((a+b)c)'

a)



b)

$$(abc)' = a' + b' + c'$$

$$f \rightarrow 0$$

$$a' \rightarrow b' \rightarrow c' \rightarrow 0$$

$$f \rightarrow 0$$

$$f \rightarrow 0$$

$$f \rightarrow 0$$

c)



- 2. (10 pts) For the RC circuit shown below, compute the Elmore delays of from
  - (a) from node 1 to node 4;
  - (b) from node 1 to node 7;
  - (c) from node 4 to node 7;



a) 
$$D_{14} = R_2(C_2 + C_3 + C_4 + C_5 + C_6 + C_7) + R_3(C_3 + C_4 + C_5 + C_6 + C_7) + R_4C_4$$

b) 
$$D_{17} = R_2(C_2 + C_3 + C_4 + C_5 + C_6 + C_7) + R_3(C_3 + C_4 + C_5 + C_6 + C_7) + R_5(C_5 + C_6 + C_7) + R_7C_7$$

c) 
$$D_{47} = D_{17} - D_{14} = R_5(C_5 + C_6 + C_7) + R_7C_7 - R_4C_4$$

- 3. (20pt) Compute the Elmore delay for these wires assuming each wire is divided into 100 sections:
- a) Poly wire of width 2  $\lambda$ , length 1,000  $\lambda$ .
- b) Metal 1 wire of width 3  $\lambda$ , length 1,000  $\lambda$ .
- c) Metal 1 wire of width 3  $\lambda$ , length 10,000  $\lambda$ .

$$\delta_E = \sum_{i=1}^{n} r(n+i) c = \frac{1}{2} rc \times n(n+1)$$

$$n = 100, r = \frac{R}{n}, c = \frac{C}{n}$$

$$\lambda = \frac{180}{2} = 90 \text{ nm} = 0.09 \text{ } \mu\text{m}$$

$$A = WL, P = 2(W + L)$$

a) 
$$L = 1000\lambda = 90 \text{ } \mu\text{m}, W = 2\lambda = 0.18 \text{ } \mu\text{m}$$

$$R = R_{poly} \cdot \frac{L}{W} = 8 \times \frac{1000\lambda}{2\lambda} = 4000 \Omega$$

$$C = C_{poly,plate} \cdot A_{poly} + C_{poly,fringe} \cdot P_{poly}$$

$$= 63 \times 90 \times 0.18 + 63 \times 2(90 + 0.18)$$

$$= 12383.28 \text{ aF} = 12383.28 \times 10^{-18} \text{ F}$$

$$\delta_E = \frac{1}{2} rc \times n(n+1) = \frac{1}{2} \times 40 \times 12383.28 \times 10^{-20} \times 100(100 + 1) = 2.5014 \times 10^{-11} \text{ s}$$

b) 
$$L = 1000\lambda = 90 \text{ } \mu\text{m}, W = 3\lambda = 0.27 \text{ } \mu\text{m}$$

$$R = R_{M1} \cdot \frac{L}{W} = 0.08 \times \frac{1000\lambda}{3\lambda} = \frac{80}{3} \approx 26.67 \Omega$$

$$C = C_{M1,plate} \cdot A_{M1} + C_{M1,fringe} \cdot P_{M1}$$

$$= 36 \times 90 \times 0.27 + 54 \times 2(90 + 0.27)$$

$$= 10623.96 \text{ aF} = 10623.96 \times 10^{-18} \text{ F}$$

$$\delta_E = \frac{1}{2} rc \times n(n+1) = \frac{1}{2} \times \frac{8}{30} \times 10623.96 \times 10^{-20} \times 100(100 + 1) = 1.4306 \times 10^{-13} \text{ s}$$

c) 
$$L = 10000\lambda = 900 \text{ µm}, W = 3\lambda = 0.27 \text{ µm}$$

$$R = R_{M1} \cdot \frac{L}{W} = 0.08 \times \frac{10000\lambda}{3\lambda} = \frac{800}{3} \approx 266.67 \Omega$$

$$C = C_{M1,plate} \cdot A_{M1} + C_{M1,fringe} \cdot P_{M1}$$

$$= 36 \times 900 \times 0.27 + 54 \times 2(900 + 0.27)$$

$$= 105977.16 \text{ aF} = 105977.16 \times 10^{-10} \text{ F}$$

$$\delta_E = \frac{1}{2} rc \times n(n+1) = \frac{1}{2} \times \frac{8}{3} \times 105977.16 \times 10^{-20} \times 100(100 + 1) = 1.4271 \times 10^{-11} \text{ s}$$

- 4. (20pt) Compute the optimal number of buffers and buffer sizes for these RC wires when driven by a minimum-size inverter:
  - a) Poly wire of width 3  $\lambda$ , length 1,000  $\lambda$ .
  - b) Metal 2 wire of width 3  $\lambda$ , length 10,000  $\lambda$ .

Consider fall time, 
$$R_0 = R_n = 6.47 \text{ k}\Omega$$
  
 $C_0 = 2C_l = 2 \times 0.89 = 1.78 \text{ fF}$ 

a) 
$$L = 1000\lambda = 90 \ \mu\text{m}, W = 3\lambda = 0.27 \ \mu\text{m}$$
 
$$R_{int} = R_{poly} \cdot \frac{L}{W} = 8 \times \frac{1000\lambda}{3\lambda} = \frac{8000}{3} \approx 2666.67 \ \Omega$$
 
$$C_{int} = C_{poly,plate} \cdot A_{poly} + C_{poly,fringe} \cdot P_{poly}$$
 
$$= 63 \times 90 \times 0.27 + 63 \times 2(90 + 0.27)$$
 
$$= 12904.92 \ \text{aF} = 12.90492 \ \text{fF}$$
 
$$k_{opt} = \sqrt{\frac{0.4R_{int}C_{int}}{0.7R_0C_0}} = \sqrt{\frac{0.4 \times \frac{8}{3} \times 12.90492}{0.7 \times 6.47 \times 1.78}} = 1.3067$$
 
$$h_{opt} = \sqrt{\frac{R_0C_{int}}{R_{int}C_0}} = \sqrt{\frac{6.47 \times 12.90492}{\frac{8}{3} \times 1.78}} = 4.1941$$

b) 
$$L = 10000\lambda = 900 \text{ } \mu\text{m}, W = 3\lambda = 0.27 \text{ } \mu\text{m}$$

$$R_{int} = R_{M2} \cdot \frac{L}{W} = 0.08 \times \frac{10000\lambda}{3\lambda} = \frac{800}{3} \approx 266.67 \Omega$$

$$C_{int} = C_{M2,plate} \cdot A_{M2} + C_{M2,fringe} \cdot P_{M2}$$

$$= 36 \times 900 \times 0.27 + 51 \times 2(900 + 0.27)$$

$$= 100575.54 \text{ } aF = 100.57554 \text{ } fF$$

$$k_{opt} = \sqrt{\frac{0.4R_{int}C_{int}}{0.7R_0C_0}} = \sqrt{\frac{0.4 \times \frac{800}{3} \times 100.57554}{0.7 \times 6470 \times 1.78}} = 1.1536$$

$$h_{opt} = \sqrt{\frac{R_0C_{int}}{R_{int}C_0}} = \sqrt{\frac{6470 \times 100.57554}{\frac{800}{3} \times 1.78}} = 37.0258$$

5. (10pt) Compute the density of these channels. Vertically aligned pins are shown with dotted lines.

a)





c)



a)



b)



c)



6. (10 pts) For the provided channel (dotted lines show the vertically aligned pins), route the channel using the left-edge algorithm.



Note: the track assignment is greedy--the bottommost empty track is assigned to the net.



- 7. (10pt) For each of these logic networks, draw the logic diagram and find the critical path, assuming that the delay through all *n*-input gates are *n*, delay through an inverter is 1.
  - (a) NAND2(NAND2(a,b),NAND2(c,d)).
  - (b) AOI21(NAND3(a,b,c), NOR2(d,e), INV(NAND2(f,g)))

a)



Critical path:  $a \to A \to C \to o$ ,  $b \to A \to C \to o$ ,  $c \to B \to C \to o$  and  $d \to B \to C \to o$  all have total delays of 4.

b)



Critical path:  $a \to E \to F \to o$ ,  $b \to E \to F \to o$  and  $c \to E \to F \to o$  all have total delays of 7.

- 8. (10pt) A string of inverters drives a load of 50 pF. Assuming gate capacitance of the input inverter is 18 fF and  $P_{inv}$  is 1. To get minimal delay, you are asked to determine the number of inverter stages and sizes following the steps:
- 1) Use  $\widehat{N} \approx \log_{\widehat{f}} F$  to estimate the number of stages N (Let  $\widehat{f} = 4$ )
- 2) Calculate **path delay** and **inverter sizes** (in terms of gate capacitance) using the estimated *N*.
- 3) Calculate path delay respectively using N + 1 and N 1. Evaluate the estimation accuracy in step 1)

a) 
$$G = \prod_{i=1}^{n} 1 = 1$$

$$B = 1$$

$$H = \frac{C_{out}}{C_{in}} = \frac{50 \times 10^{-12}}{18 \times 10^{-15}} = \frac{25000}{9}$$

$$F = GBH = 1 \times 1 \times \frac{25000}{9} = \frac{25000}{9}$$

$$\widehat{N} \approx \log_{\widehat{f}} F = \log_4 \frac{25000}{9} = 5.72 \approx 6$$

b)The delay along the path:

$$\widehat{D} = NF^{1/N} + P = NF^{1/N} + \sum_{i=1}^{N} p_i = NF^{1/N} + N = 6 \times \left(\frac{25000}{9}\right)^{1/6} + 6 = 28.50$$

Inverter size:

18 fF×
$$\{F^{1/6}, F^{2/6}, F^{3/6}, F^{4/6}, F^{5/6}\}\$$
 =  $\{67.49 \text{ fF}, 253.03 \text{ fF}, 948.68 \text{ fF}, 3556.89 \text{ fF}, 13335.84 \text{ fF}}\}$ 

c) 
$$\widehat{D}_{N=7} = NF^{1/N} + N = 7 \times \left(\frac{25000}{9}\right)^{1/7} + 7 = 28.73$$
 
$$\widehat{D}_{N=5} = NF^{1/N} + N = 5 \times \left(\frac{25000}{9}\right)^{1/5} + 5 = 29.42$$
 
$$\widehat{D}_{N=7} > \widehat{D}_{N=6} \text{ and } \widehat{D}_{N=5} > \widehat{D}_{N=6}, \text{ therefore, the estimation in step 1 is good.}$$